# TTL MSI PARALLEL-IN SERIAL-OUT REGISTERS for application as

#### Dual-Source, Parallel-To-Serial Converter

### description

These monolithic shift registers which utilize transistor-transistor logic (TTL) circuits in the familiar Series 54/74 configuration, are composed of four R-S master-slave flip-flops, four AND-OR-INVERT gates, and four inverter-drivers. Internal interconnections of these functions provide a versatile register which performs right-shift operations as a serial-in, serial-out register or as a dual-source, parallel-to-serial converter. A number of these registers may be connected in series to form an n-bit register.

All flip-flops are simultaneously set to a low output level by applying a high-level voltage to the clear input while the internal presets are inactive (high). See the preset function table below. Clearing is independent of the level of the clock input.

The register may be parallel loaded by using the clear input in conjunction with the preset inputs. After clearing all stages to low output levels, data to be loaded is applied to either the P1 or P2 inputs of each register stage (A, B, C, and D) with the corresponding preset enable input, PE1 or PE2, high. Presetting, like clearing, is independent of the level of the clock input.

#### Serial-In Serial-Out Register

| P1B |            | 15     | PE2 |
|-----|------------|--------|-----|
| P1C | □3         | 14     | P2B |
| P1D | <b>Q</b> 4 | 13     | P2C |
| VCC | <b>□</b> 5 | 12[]   | GND |
| PE1 | <b>∏</b> 6 | - 11[] | P2D |
| SER | Q٦         | 10     | CLR |
| CIK | Пα         | ۰⊓     | 00  |

## logic symbol<sup>†</sup>



<sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Transfer of information to the outputs occurs on the positive-going edge of the clock pulse. The proper information must be setup at the R-S inputs of each flip-flop prior to the rising edge of the clock input waveform. The serial input provides this information for the first flip-flop, while the outputs of the subsequent flip-flops provide information for the remaining R-S inputs. The clear input must be at a low level and the internal presets must be inactive (high) when clocking occurs.

## PRESET FUNCTION TABLE

| (BIT A, TIFICAL OF ALL) |      |          |   |              |  |  |  |  |  |  |
|-------------------------|------|----------|---|--------------|--|--|--|--|--|--|
| PR                      | ESET | INTERNAL |   |              |  |  |  |  |  |  |
| PE1                     | P1A  | PRESET A |   |              |  |  |  |  |  |  |
| L                       | X    | L        | Х | H (inactive) |  |  |  |  |  |  |
| L                       | X    | X        | Ł | H (inactive) |  |  |  |  |  |  |
| X                       | L    | L        | Х | H (inactive) |  |  |  |  |  |  |
| ×                       | L    | X        | L | H (inactive) |  |  |  |  |  |  |
| Н                       | Н    | X        | X | L (active)   |  |  |  |  |  |  |
| L <sub>X</sub>          | Х    | Н        | Н | L (active)   |  |  |  |  |  |  |

#### REGISTER FUNCTION TABLE

| INTERNAL PRESETS |   |   | SETS |       | INPUTS INTERNAL OUTPUTS |        | INPUTS INTERNAL  |               | OUTPUT                |                 |
|------------------|---|---|------|-------|-------------------------|--------|------------------|---------------|-----------------------|-----------------|
| Α                | В | С | D    | CLEAR | CLOCK                   | SERIAL | QA               | $\alpha_{B}$  | $\alpha_{\mathbf{C}}$ | $Q_{D}$         |
| Н                | Н | H | H    | Н     | X                       | X      | L                | L             | L                     | L               |
| L                | L | L | L    | Ł     | X                       | X      | н                | Н             | н                     | н               |
| Н                | н | н | Н    | L     | L                       | X      | Q <sub>A</sub> 0 | obline above  | $Q_{C0}$              | α <sub>D0</sub> |
| L                | Н | L | Н    | L     | L                       | ×      | H                | $\sigma_{80}$ | н                     | 0 <sub>D0</sub> |
| н                | н | Н | Н    | L     | <b>†</b>                | н ·    | н                | $Q_{An}$      | $Q_{Bn}$              | Q <sub>Cn</sub> |
| H.               | н | Н | Н    | L     | †                       | L      | L                | $Q_{An}$      | $\alpha_{Bn}$         | Q <sub>Cn</sub> |

H = high level (steady state), L = low level (steady state), X = irrelevant,  $\uparrow = transition from low to high level$ 

 $\Omega_{A0}$ ,  $\Omega_{B0}$ ,  $\Omega_{C0}$ ,  $\Omega_{D0}$  = the level of  $\Omega_A$ ,  $\Omega_B$ ,  $\Omega_C$ , or  $\Omega_D$ , respectively, before the indicated steady-state input conditions were established.  $\Omega_{An}$ ,  $\Omega_{Bn}$ ,  $\Omega_{Cn}$  = the level of  $\Omega_A$ ,  $\Omega_B$ , or  $\Omega_C$ , respectively, before the most-recent  $\uparrow$  transition of the clock.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1) |                   | <br>7 V   |
|----------------------------------------------|-------------------|-----------|
|                                              |                   |           |
| Operating free-air temperature range         | : SN5494 Circuits | <br>125°C |
|                                              | SN7494 Circuits   | <br>70°C  |
| Storage temperature range                    |                   | <br>150°C |

NOTES: 1. Voltage values are with respect to network ground terminal.

2. Input voltage must be zero or positive with respect to network ground terminal.

TEXAS INSTRUMENTS

#### logic diagram (positive logic)



#### schematics of inputs and output







## recommended operating conditions

|                                    |                 | SN5494 |     |     | SN7494 |     |      |      |
|------------------------------------|-----------------|--------|-----|-----|--------|-----|------|------|
|                                    |                 | MIN    | NOM | MAX | MIN    | NOM | MAX  | UNIT |
| Supply voltage, VCC                |                 | 4.5    | 5   | 5.5 | 4.75   | 5   | 5.25 | ٧    |
| High-level output current, IOH     |                 |        |     | 400 |        |     | -400 | μΑ   |
| Low-level output current, IOL      |                 |        |     | 16  |        |     | 16   | mA   |
| Width of clock pulse, tw(clock)    |                 | 35     |     |     | 35     |     |      | ns   |
| Width of clear pulse, tw(clear)    |                 | 30     |     |     | 30     |     |      | กร   |
| Width of preset pulse, tw(preset)  |                 | 30     |     |     | 30     |     |      | ns   |
|                                    | High-level data | 35     |     |     | 35     |     |      | ns   |
| Setup time, t <sub>su</sub>        | Low-level data  | 25     |     |     | 25     |     |      | 113  |
| Hold time, th                      |                 | 0      |     |     | 0      |     |      | ns   |
| Operating free-air temperature, TA |                 | -55    |     | 125 | 0      |     | 70   | °C   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                                        |                              |                                                                                                     | SN5494       |     |      | SN7494 |      |      |        |    |
|-----------------|----------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------|--------------|-----|------|--------|------|------|--------|----|
|                 |                                        | TEST CONDITIONS <sup>†</sup> | MIN                                                                                                 | MIN TYP# MAX | MIN | TYP‡ | MAX    | UNIT |      |        |    |
| VIH             | High-level input voltage               |                              |                                                                                                     | 2            |     |      | 2      |      |      | ٧      |    |
| VIL             | Low-level input voltage                |                              |                                                                                                     |              |     | 8.0  |        |      | 0.8  | ٧      |    |
| V <sub>OH</sub> |                                        |                              | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = -400 μA | 2.4          | 3.5 |      | 2.4    | 3.5  |      | ٧      |    |
| VOL             | Low-level output voltage               |                              | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V, I <sub>OL</sub> = 16 mA   |              | 0.2 | 0.4  |        | 0.2  | 0.4  | ٧      |    |
| 4               | Input current at maximum input voltage |                              | V <sub>CC</sub> = MAX, V <sub>I</sub> = 5.5 V                                                       |              |     | 1    |        |      | 1    | mA     |    |
|                 |                                        | Presets 1 and 2              |                                                                                                     |              |     | 160  |        |      | 160  | μА     |    |
| ΉΗ              | High-level input current               | Other inputs                 | $V_{CC} = MAX, V_I = 2.4 V$                                                                         |              | 40  |      |        |      | 40   | μΑ.    |    |
|                 |                                        | Presets 1 and 2              |                                                                                                     |              |     |      | -6.4   |      |      | -6.4   | mA |
| HL              | Low-level input current                | Other inputs                 | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.4 V                                                       |              |     | -1.6 |        |      | -1.6 | l IIIA |    |
| los             | Short-circuit output current §         |                              | V <sub>CC</sub> = MAX                                                                               | -20          |     | 57   | -18    |      | -57  | mA     |    |
| Icc             | Supply current                         |                              | V <sub>CC</sub> = MAX, See Note 3                                                                   |              | 35  | 50   |        | 35   | 58   | mA     |    |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$

| PARAMETER        |                                                              | TEST CONDITIONS                                            | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------------------------------|------------------------------------------------------------|-----|-----|-----|------|
| fmax             | Maximum clock frequency                                      |                                                            | 10  |     |     | MHz  |
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output from clock  |                                                            |     | 25  | 40  | ns   |
| tPHL             | Propagation delay time, high-to-low-level output from clock  | $C_L = 15 \text{ pF},  R_L \approx 400 \Omega,$ See Note 4 |     | 25  | 40  | ns   |
| tPLH             | Propagation delay time, low-to-high level output from preset | See Note 4                                                 |     |     | 35  | ns   |
| tPLH             | Propagation delay time, high-to-low-level output from clear  |                                                            |     |     | 40  | ns   |

NOTE 4: Load circuits and voltage waveforms are shown in Section 1.



 $<sup>\</sup>ddagger$  All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.  $\S$  Not more than one output should be shorted at a time.

NOTE 3: I<sub>CC</sub> is measured with the outputs open, clear grounded following momentary application of 4.5 V, both preset-enable inputs grounded, and all other inputs at 4.5 V.

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated